Standards & Documents Search | JEDEC (2024)

Table of Contents
PRECONDITIONING OF NONHERMETIC SURFACE MOUNT DEVICES PRIOR TO RELIABILITY TESTING STRESS-TEST-DRIVEN QUALIFICATION OF INTEGRATED CIRCUITS GUIDE TO STANDARDS AND PUBLICATIONS RELATING TO QUALITY AND RELIABILITY OF ELECTRONIC HARDWARE EVALUATION PROCEDURE FOR DETERMINING CAPABILITY TO BOTTOM SIDE BOARD ATTACH BY FULL BODY SOLDER IMMERSION OF SMALL SURFACE MOUNT SOLID STATE DEVICES FOUNDRY PROCESS QUALIFICATION GUIDELINES – PRODUCT LEVEL (Wafer Fabrication Manufacturing Sites) Stress-Test-Driven Qualification of and Failure Mechanisms Associated with Assembled Solid State Surface-Mount Devices HIGH TEMPERATURE STORAGE LIFE JOINT IPC/JEDEC Standard Moisture/Reflow Sensitivity Classification for Non-hermetic Surface Mount Devices (SMDs) MOISTURE-INDUCED STRESS SENSITIVITY FOR PLASTIC SURFACE MOUNT DEVICES - SUPERSEDED BY J-STD-020A, April 1999. Package Warpage Measurement of Surface-Mount Integrated Circuits at Elevated Temperature ADAPTER TEST BOARD RELIABILITY TEST GUIDELINES RELIABILITY QUALIFICATION OF POWER AMPLIFIER MODULES FAILURE MECHANISMS AND MODELS FOR SEMICONDUCTOR DEVICES Information Requirements for the Qualification of Solid State Devices GUIDELINES FOR THE PACKING, HANDLING, AND REPACKING OF MOISTURE-SENSITIVE COMPONENTS - SUPERSEDED BY J-STD-033, May 1999. JOINT IPC/JEDEC STANDARD FOR HANDLING, PACKING, SHIPPING, AND USE OF MOISTURE/REFLOW SENSITIVE SURFACE-MOUNT DEVICES CHARACTERIZATION AND MONITORING OF THERMAL STRESS TEST OVEN TEMPERATURES FOUNDRY PROCESS QUALIFICATION GUIDELINES - BACKEND OF LIFE (Wafer Fabrication Manufacturing Sites) 3D CHIP STACK WITH THROUGH-SILICON VIAS (TSVS): Identifying, Evaluating and Understanding Reliability Interactions Guideline for Characterizing Solder Bump Electromigration Under Constant Current and Temperature Stress References

PRECONDITIONING OF NONHERMETIC SURFACE MOUNT DEVICES PRIOR TO RELIABILITY TESTING

JESD22-A113I Apr 2020

This Test Method establishes an industry standard preconditioning flow for nonhermetic solid state SMDs (surface mount devices) that is representative of a typical industry multiple solder reflow operation. These SMDs should be subjected to the appropriate preconditioning sequence of this document by the semiconductor manufacturer prior to being submitted to specific in-house reliability testing (qualification and reliability monitoring) to evaluate long term reliability (which might be impacted by solder reflow).

Committee(s): JC-14.1

Free download. Registration or login required.

STRESS-TEST-DRIVEN QUALIFICATION OF INTEGRATED CIRCUITS

JESD47L Dec 2022

This standard describes a baseline set of acceptance tests for use in qualifying electronic components as new products, a product family, or as products in a process which is being changed.

Committee(s): JC-14, JC-14.3

Available for purchase: $87.38 Add to Cart

To help cover the costs of producing standards, JEDEC is now charging for non-member access to selected standards and design files. Most of the content on this site remains free to download with registration. Paying JEDEC member companies enjoy free access to all content. Learn more and apply today.

Paying JEDEC Members may login for free access.

GUIDE TO STANDARDS AND PUBLICATIONS RELATING TO QUALITY AND RELIABILITY OF ELECTRONIC HARDWARE

JEP70C Oct 2013

This document gathers and organizes common standards and publications relating to quality processes and methods relating to the solid-state, microelectronics, and associated industries. This is intended to facilitate access to the applicable documents when working with electronic hardware. This will have a positive effect on quality and reliability as users gain more access to proper methods in designing, producing, and testing parts.

Committee(s): JC-14.4

Free download. Registration or login required.

EVALUATION PROCEDURE FOR DETERMINING CAPABILITY TO BOTTOM SIDE BOARD ATTACH BY FULL BODY SOLDER IMMERSION OF SMALL SURFACE MOUNT SOLID STATE DEVICES

JESD22-A111B Mar 2018

The purpose of this test method is to identify the potential wave solder classification level of small plastic Surface Mount Devices (SMDs) that are sensitive to moisture-induced stress so that they can be properly packaged, stored, and handled to avoid subsequent mechanical damage during the assembly wave solder attachment and/or repair operations. This test method also provides a reliability preconditioning sequence for small SMDs that are wave soldered using full body immersion. This test method, may be used by users to determine what classification level should be used for initial board level reliability qualification.

Committee(s): JC-14, JC-14.1

Free download. Registration or login required.

FOUNDRY PROCESS QUALIFICATION GUIDELINES – PRODUCT LEVEL (Wafer Fabrication Manufacturing Sites)

JEP001-3A Sep 2018

This document describes package-level test and data methods for the qualification of semiconductor technologies. It does not give pass or fail values or recommend specific test equipment, test structures or test algorithms. Wherever possible, it references applicable JEDEC such as JESD47 or other widely accepted standards for requirements documentation.

Committee(s): JC-14.2

Free download. Registration or login required.

Stress-Test-Driven Qualification of and Failure Mechanisms Associated with Assembled Solid State Surface-Mount Devices

JEP150A Dec 2023

This publication contains frequently recommended and accepted JEDEC reliability stress tests applied to surface-mount solid state devices.

Committee(s): JC-14, JC-14.3

Free download. Registration or login required.

HIGH TEMPERATURE STORAGE LIFE

JESD22-A103E.01 Jul 2021

The test is applicable for evaluation, screening, monitoring, and/or qualification of all solid state devices. The high temperature storage test is typically used to determine the effects of time and temperature, under storage conditions, for thermally activated failure mechanisms and time-to failure distributions of solid state electronic devices, including nonvolatile memory devices (data retention failure mechanisms). Thermally activated failure mechanisms are modeled using the Arrhenius Equation for acceleration. During the test, accelerated stress temperatures are used without electrical conditions applied. This test may be destructive, depending on time, temperature and packaging (if any).

Committee(s): JC-14.1

Available for purchase: $55.00 Add to Cart

Paying JEDEC Members may login for free access.

JOINT IPC/JEDEC Standard Moisture/Reflow Sensitivity Classification for Non-hermetic Surface Mount Devices (SMDs)

J-STD-020F Dec 2022

The purpose of this standard is to identify the classification level of non-hermetic SMDs that are sensitive to moisture-induced stress so that they can be properly packaged, stored, and handled to avoid damage during assembly solder reflow attachment and/or repair operations.

Committee(s): JC-14, JC-14.1

Free download. Registration or login required.

MOISTURE-INDUCED STRESS SENSITIVITY FOR PLASTIC SURFACE MOUNT DEVICES - SUPERSEDED BY J-STD-020A, April 1999.

Status: Rescinded, May 2000 JESD22-A112-A Nov 1995

J-STD-020 is now on revision F.

Committee(s): JC-14, JC-14.1

Free download. Registration or login required.

Package Warpage Measurement of Surface-Mount Integrated Circuits at Elevated Temperature

JESD22-B112C Nov 2023

This test method is to measure the deviation from uniform flatness of an integrated circuit package body for the range of thermal conditions experienced during the surface-mount soldering operation.

Committee(s): JC-14, JC-14.1

Free download. Registration or login required.

ADAPTER TEST BOARD RELIABILITY TEST GUIDELINES

JEP176 Jan 2018

This publication describes guidelines for applying JEDEC reliability tests and recommended testing procedures to integrated circuits that require adapter test boards for electrical and
reliability testing. These tests are used frequently in qualifying integrated circuits as a new
product, a product family, or as products in a process which is being changed.

Committee(s): JC-14.3

Free download. Registration or login required.

RELIABILITY QUALIFICATION OF POWER AMPLIFIER MODULES

JESD237 Mar 2014

This standard is intended to identify a core set of qualification tests that apply specifically for Power Amplifier Modules and their primary application in mobile devices such as cellular phones. This standard is intended to describe specific stresses and failure mechanisms that are specific to compound semiconductors and power amplifier modules. It is intended to establish more meaningful and efficient qualification testing.

Committee(s): JC-14.7

Free download. Registration or login required.

FAILURE MECHANISMS AND MODELS FOR SEMICONDUCTOR DEVICES

JEP122H Sep 2016

This publication provides a list of failure mechanisms and their associated activation energies or acceleration factors that may be used in making system failure rate estimations when the only available data is based on tests performed at accelerated stress test conditions. The method to be used is the Sum-of-the-Failure-Rates method. This publication also provides guidance in the selection of reliability modeling parameters, namely functional form, apparent thermal activation energy values and sensitivity to stresses such as power supply voltage, substrate current, current density, gate voltage, relative humidity, temperature cycling range, mobile ion concentration, etc.

Committee(s): JC-14.2

Available for purchase: $163.00 Add to Cart

Paying JEDEC Members may login for free access.

Information Requirements for the Qualification of Solid State Devices

JESD69D Jun 2024

This standard defines the requirements for the device qualification package, which the supplier provides to the customer.

Committee(s): JC-14, JC-14.3

Free download. Registration or login required.

GUIDELINES FOR THE PACKING, HANDLING, AND REPACKING OF MOISTURE-SENSITIVE COMPONENTS - SUPERSEDED BY J-STD-033, May 1999.

Status: RescindedNovember 1999 JEP124 Dec 1995

Committee(s): JC-14.4

Free download. Registration or login required.

JOINT IPC/JEDEC STANDARD FOR HANDLING, PACKING, SHIPPING, AND USE OF MOISTURE/REFLOW SENSITIVE SURFACE-MOUNT DEVICES

J-STD-033D Apr 2018

The purpose of this document is to provide manufacturers and users with standardized methods for handling, packing, shipping, and use of moisture/reflow and process sensitive devices that have been classified to the levels defined in J-STD-020 or J-STD-075. These methods are provided to avoid damage from moisture absorption and exposure to solder reflow temperatures that can result in yield and reliability degradation. By using these procedures, safe and damage-free reflow can be achieved. The dry-packing process defined herein provides a minimum shelf life of 12 months from the seal date.

Committee(s): JC-14, JC-14.1

Free download. Registration or login required.

CHARACTERIZATION AND MONITORING OF THERMAL STRESS TEST OVEN TEMPERATURES

Status: Reaffirmed September 2019 JEP153A Mar 2014

This document provides an industry standard method for characterization and monitoring thermal stress test oven temperatures. The procedures described in this document should be used to insure thermal stress test conditions are being achieved and maintained during various test procedures.

Committee(s): JC-14, JC-14.1

Free download. Registration or login required.

FOUNDRY PROCESS QUALIFICATION GUIDELINES - BACKEND OF LIFE (Wafer Fabrication Manufacturing Sites)

JEP001-1A Sep 2018

This document describes backend-level test and data methods for the qualification of semiconductor technologies. It does not give pass or fail values or recommend specific test equipment, test structures or test algorithms. Wherever possible, it references applicable JEDEC such as JESD47 or other widely accepted standards for requirements documentation.

Committee(s): JC-14.2

Free download. Registration or login required.

3D CHIP STACK WITH THROUGH-SILICON VIAS (TSVS): Identifying, Evaluating and Understanding Reliability Interactions

JEP158 Nov 2009

To increase device bandwidth, reduce power and shrink form factor, microelectronics manufacturers are implementing three dimensional (3D) chip stacking using through silicon vias (TSVs). Chip stacking with TSVs combines silicon and packaging technologies. As a result, these new structures have unique reliability requirements. This document is a guideline that describes how to evaluate the reliability of 3D TSV silicon assemblies.

Committee(s): JC-14, JC-14.3

Free download. Registration or login required.

Guideline for Characterizing Solder Bump Electromigration Under Constant Current and Temperature Stress

JEP154A Mar 2024

This publication describes a method to test the electromigration susceptibility of solder bumps, including other types of bumps, such as solder capped copper pillars, used in flip-chip packages.

Committee(s): JC-14, JC-14.1

Free download. Registration or login required.

Standards & Documents Search | JEDEC (2024)

References

Top Articles
Ccvip China
Playing the Field - Chapter 39 - MQWater (letsmunch)
Navin Dimond Net Worth
Tiffany's Breakfast Portage
Best Places To Get Free Furniture Near Me | Low Income Families
Mimissliza01
Stanford Rival Crossword Clue
Abga Gestation Calculator
Indiana girl set for final surgery 5 years after suffering burns in kitchen accident
Pbr Oklahoma Baseball
Editado Como Google Translate
Gay Black Scat
Craigslist Worcester Massachusetts: Your Guide to the City's Premier Marketplace - First Republic Craigslist
9:00 A.m. Cdt
888-490-1703
Care Guide for Platy Fish – Feeding, Breeding, and Tank Mates
How To Get Father, Son or Grandmother Tokens in Warframe?
Shahala Middle School Shahala Middle School Student Handbook
Craigslist Free En Dallas Tx
Cuộc thi “Chung tay vì an toàn giao thông” năm 2024
Chula Vista Tv Listings
Craigslist Yamhill
Hours For Autozone Near Me
Morgan Plus Four 2024 review
With Great Animation Comes Great Music — Spider-Man Across the Spider-Verse Live in Concert | Discover Jersey Arts
Jvid Rina Sauce
Management Trainee: Associate Adjuster - June 2025
Algebra 1 Unit 1 Interactive Notebook Pages – The Foundations of Algebra
Rachel Campos-Duffy - Net Worth, Salary, Age, Height, Bio, Family, Career
02080797947
Gold Bowl Vidalia La Menu
Courtney Callaway Matthew Boynton
Fedex Passport Locations Near Me
Kostenlose Karneval Google Slides Themen & PowerPoint Vorlage
Korslien Auction
Missing 2023 Showtimes Near Golden Ticket Cinemas Dubois 5
Generation Zero beginner’s guide: six indispensable tips to help you survive the robot revolution
Amarillos (FRIED SWEET PLANTAINS) Recipe – Taste Of Cochin
Kurlyrose
Media Press Release | riversideca.gov
Mesmerized Nyt Crossword
Cardholder.bhnincentives.com
Spacebar Counter - Space Bar Clicker Test
‘Covfefe’ tells you all you need to know about Trump | CNN Politics
Indium Mod Fabric
Sherlock - Streams, Episodenguide und News zur Serie
Winding Road Ahead for China’s EV Growth
The Little Mermaid (2023) | Rotten Tomatoes
Pinellas Fire Active Calls
Watermelon Cucumber Basil Lemonade - Wine a Little, Cook a Lot
Mike Huckabee Bio, Age, Wife, Fox News, Net Worth, Salary
Akc Eo Tryouts 2022
Latest Posts
Article information

Author: Sen. Ignacio Ratke

Last Updated:

Views: 5467

Rating: 4.6 / 5 (56 voted)

Reviews: 87% of readers found this page helpful

Author information

Name: Sen. Ignacio Ratke

Birthday: 1999-05-27

Address: Apt. 171 8116 Bailey Via, Roberthaven, GA 58289

Phone: +2585395768220

Job: Lead Liaison

Hobby: Lockpicking, LARPing, Lego building, Lapidary, Macrame, Book restoration, Bodybuilding

Introduction: My name is Sen. Ignacio Ratke, I am a adventurous, zealous, outstanding, agreeable, precious, excited, gifted person who loves writing and wants to share my knowledge and understanding with you.